

Sample &

Buv





SLAS600C - MAY 2008 - REVISED DECEMBER 2016

# ADS8319 16-Bit, 500-kSPS, Serial Interface, Micropower, Miniature, SAR Analog-to-Digital Converter

Technical

Documents

## 1 Features

- 500-kHz Sample Rate
- 16-Bit Resolution
- Zero Latency at Full Speed
- Unipolar, Single-Ended Input Range: 0 V to V<sub>REF</sub>
- SPI-Compatible Serial Interface With Daisy-Chain
   Option
- Excellent Performance:
  - 93.6-dB SNR (Typical) at 10-kHz Input
  - 106-dB THD (Typical) at 10-kHz Input
  - ±1.5-LSB (Maximum) INL
  - ±1-LSB (Maximum) DNL
- Low Power Dissipation: 18 mW (Typical) at 500 kSPS
- Power Scales Linearly with Speed: 3.6 mW / 100 kSPS
- Power Dissipation During Power-Down State: 0.25 μW (Typical)
- 10-Pin VSSOP and VSON Packages

## 2 Applications

- Battery-Powered Equipment
- Data Acquisition Systems
- Instrumentation and Process Controls
- Medical Electronics
- Optical Networking

# 3 Description

Tools &

Software

The ADS8319 device is a 16-bit, 500-kSPS, analogto-digital converter (ADC) that operates with a 2.25-V to 5.5-V external reference. The device includes a capacitor-based, successive-approximation register (SAR) ADC with inherent sample and hold.

Support &

Community

20

The device includes a 50-MHz, SPI-compatible serial interface. The interface is designed to support daisy-chaining or cascading of multiple devices. Furthermore, a *Busy Indicator* makes synchronizing with the digital host easy.

The device unipolar, single-ended input range supports an input swing of 0 V to  $+V_{REF}$ .

Device operation is optimized for very-low power operation and the power consumption directly scales with speed. This feature makes the device attractive for lower-speed applications. The device is available in 10-pin VSSOP and VSON packages.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |
|-------------|------------|-------------------|--|
| 1000210     | VSSOP (10) | 3.00 mm × 3.00 mm |  |
| ADS8319     | VSON (10)  | 3.00 mm × 3.00 mm |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA.

# Simplified Schematic

# Table of Contents

| 1 | Feat | ures 1                                             |
|---|------|----------------------------------------------------|
| 2 | Арр  | lications1                                         |
| 3 | Des  | cription1                                          |
| 4 | Rev  | ision History 2                                    |
| 5 | Dev  | ice Comparison Table 3                             |
| 6 |      | Configuration and Functions                        |
| 7 | Spe  | cifications 4                                      |
|   | 7.1  | Absolute Maximum Ratings 4                         |
|   | 7.2  | ESD Ratings 4                                      |
|   | 7.3  | Recommended Operating Conditions 4                 |
|   | 7.4  | Thermal Information 4                              |
|   | 7.5  | Electrical Characteristics5                        |
|   | 7.6  | Timing Requirements: +VBD ≥ 4.5 V7                 |
|   | 7.7  | Timing Requirements: 4.5 V > +VBD $\geq$ 2.375 V 7 |
|   | 7.8  | Typical Characteristics 9                          |
| 8 | Deta | ailed Description 16                               |
|   | 8.1  | Overview                                           |
|   | 8.2  | Functional Block Diagram 16                        |

|    | 8.3  | Feature Description 1                             | 7  |
|----|------|---------------------------------------------------|----|
|    |      | Device Functional Modes 1                         |    |
| 9  | App  | lication and Implementation 2                     | 7  |
|    | 9.1  | Application Information 2                         | 27 |
|    | 9.2  | Typical Application 2                             | 27 |
| 10 | Pow  | ver Supply Recommendations 2                      | 9  |
| 11 | Lay  | out 2                                             | 9  |
|    | 11.1 | Layout Guidelines 2                               | 29 |
|    | 11.2 | Layout Example 3                                  | 80 |
| 12 | Dev  | ice and Documentation Support                     | 1  |
|    | 12.1 | Documentation Support                             | 31 |
|    | 12.2 | Receiving Notification of Documentation Updates 3 | 31 |
|    | 12.3 | Community Resources                               | 51 |
|    | 12.4 | Trademarks 3                                      | 51 |
|    | 12.5 | Electrostatic Discharge Caution 3                 | 51 |
|    | 12.6 | Glossary                                          | 51 |
| 13 |      | hanical, Packaging, and Orderable<br>mation       | 1  |
|    |      |                                                   | 1  |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

----

| Changes | from R | evision E | 8 (Decembe | r 2015) I | to Revision C | ; |
|---------|--------|-----------|------------|-----------|---------------|---|
|         |        |           |            |           |               |   |

## Added ESD Ratings table, Recommended Operating Conditions table, Thermal Information table, Functional Block Changed all references of SON to VSON ......1 Moved Operation temperature From: Electrical Characteristics table To: Recommended Operating Conditions table ...... 4

Changed Thermal impedance, R<sub>0JA</sub>, values in *Thermal Information* table From: 180°C/W To: 107.5°C/W (VSSOP) 

## Changes from Revision A (September 2013) to Revision B

| • | Deleted data from the Device Comparison Table this is repeated in the POA             | 3  |
|---|---------------------------------------------------------------------------------------|----|
| • | Changed External Reference Input, V <sub>REF</sub> parameter maximum specification    | 6  |
| • | Changed $V_{DD}$ to +V <sub>A</sub> in first sentence to the <i>Reference</i> section | 18 |
| • | Changed Figure 51: added +VBD to device SDI connection                                | 21 |
| • | Changed Figure 57: changed device number for device blocks                            | 24 |
| • | Changed Figure 58: changed SDO #2 trace                                               | 25 |
| • | Changed Figure 59: changed device number for device blocks                            | 25 |
| • | Changed Figure 60: changed SDO #2 trace                                               | 26 |

# Changes from Original (May 2008) to Revision A

## XAS STRUMENTS

www.ti.com

# Page

Page

## Page



# 5 Device Comparison Table

| DEVICE    | MAXIMUM INTEGRAL<br>LINEARITY (LSB) | MAXIMUM DIFFERENTIAL<br>LINEARITY (LSB) | NO MISSING CODES AT<br>RESOLUTION (Bits) |  |
|-----------|-------------------------------------|-----------------------------------------|------------------------------------------|--|
| ADS8319I  | ±2.5                                | 1.5, –1                                 | 16                                       |  |
| ADS8319IB | ±1.5                                | ±1                                      | 16                                       |  |

# 6 Pin Configuration and Functions





## **Pin Functions**

| PIN                                                    | l   | I/O                                                                                                                                | DESCRIPTION                                                                                                                                                                                                                                                              |
|--------------------------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                                   | NO. | 10                                                                                                                                 | DESCRIPTION                                                                                                                                                                                                                                                              |
| CONVST                                                 | 6   | Input                                                                                                                              | Convert input. CONVST also functions as the $\overline{CS}$ input in 3-wire interface mode. See $\overline{CS}$ Mode for more details.                                                                                                                                   |
| GND                                                    | 5   | Power                                                                                                                              | Device ground. This pin is a common ground for both analog power supply (+VA) and digital I/O supply (+VBD).                                                                                                                                                             |
| +IN 3 Analog<br>Input Noninverting analog signal input |     | Noninverting analog signal input                                                                                                   |                                                                                                                                                                                                                                                                          |
| –IN                                                    | 4   | Analog Inverting analog signal input. This input is limited to ±0.1 V and is typically grounded at the input decoupling capacitor. |                                                                                                                                                                                                                                                                          |
| REFIN                                                  | 1   | Analog<br>Input                                                                                                                    | Reference (positive) input. Decouple to GND with a 0.1- $\mu$ F bypass capacitor and a 10- $\mu$ F storage capacitor.                                                                                                                                                    |
| SCLK                                                   | 8   | Input                                                                                                                              | Serial I/O clock input. Data (on the SDO output are synchronized with this clock.                                                                                                                                                                                        |
| SDO                                                    | 7   | Output                                                                                                                             | Serial data output                                                                                                                                                                                                                                                       |
| SDI                                                    | 9   | Input                                                                                                                              | Serial data input. The SDI level at the start of a conversion selects the mode of operation (such as $\overline{CS}$ or daisy-chain mode). This pin also serves as the $\overline{CS}$ input in 4-wire interface mode. See $\overline{CS}$ <i>Mode</i> for more details. |
| +VA                                                    | 2   | Power                                                                                                                              | Analog power supply. Decouple to GND.                                                                                                                                                                                                                                    |
| +VBD                                                   | 10  | Power                                                                                                                              | Digital I/O power supply. Decouple to GND.                                                                                                                                                                                                                               |

## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                 | MIN  | MAX                   | UNIT |
|-------------------------------------------------|------|-----------------------|------|
| +IN pin voltage                                 | -0.3 | +V <sub>A</sub> + 0.3 | V    |
| +IN pin current                                 |      | ±130                  | mA   |
| -IN pin voltage                                 | -0.3 | 0.3                   | V    |
| -IN pin current                                 |      | ±130                  | mA   |
| +VA to AGND                                     | -0.3 | 7                     | V    |
| +VBD to BDGND                                   | -0.3 | 7                     | V    |
| Digital input voltage to GND                    | -0.3 | $+V_{BD} + 0.3$       | V    |
| Digital output to GND                           | -0.3 | $+V_{BD} + 0.3$       | V    |
| Maximum VSSOP reflow temperature <sup>(2)</sup> |      | 260                   | °C   |
| Maximum VSON reflow temperature <sup>(2)</sup>  |      | 260                   | °C   |
| Operating free-air temperature, T <sub>A</sub>  | -40  | 85                    | °C   |
| Junction temperature, T <sub>J(MAX)</sub>       |      | 150                   | °C   |
| Storage temperature, T <sub>stg</sub>           | -65  | 150                   | °C   |

 Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
 The device is rated which a 200% as part the USED 000 association.

(2) The device is rated to MSL2 260°C, as per the JSTD-020 specification.

## 7.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatio discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                  |                             | MIN   | NOM   | MAX                   | UNIT |
|------------------|-----------------------------|-------|-------|-----------------------|------|
| +V <sub>A</sub>  | Analog power-supply voltage | 4.5   | 5     | 5.5                   | V    |
| $+V_{BD}$        | Digital I/O-supply voltage  | 2.375 | 3.3   | 5.5                   | V    |
| V <sub>REF</sub> | Reference voltage           | 2.25  | 4.096 | +V <sub>A</sub> + 0.1 | V    |
| T <sub>A</sub>   | Operating temperature       | -40   |       | 85                    | °C   |

## 7.4 Thermal Information

|                                                                                                                                                                                                                  |                                              | ADS         | 3319       |      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-------------|------------|------|
| $\begin{array}{ll} R_{\theta JC(top)} & Junction-to-case (top) thermal resistance \\ R_{\theta JB} & Junction-to-board thermal resistance \\ \psi_{JT} & Junction-to-top characterization parameter \end{array}$ | THERMAL METRIC <sup>(1)</sup>                | DGS (VSSOP) | DRC (VSON) | UNIT |
|                                                                                                                                                                                                                  |                                              | 10 PINS     | 10 PINS    |      |
| $R_{\thetaJA}$                                                                                                                                                                                                   | Junction-to-ambient thermal resistance       | 107.5       | 87.2       | °C/W |
| R <sub>0JC(top)</sub>                                                                                                                                                                                            | Junction-to-case (top) thermal resistance    | 21.8        | 31.1       | °C/W |
| $R_{\theta JB}$                                                                                                                                                                                                  | Junction-to-board thermal resistance         | 24.2        | 25.5       | °C/W |
| ΨЈТ                                                                                                                                                                                                              | Junction-to-top characterization parameter   | 0.6         | 1          | °C/W |
| ΨJB                                                                                                                                                                                                              | Junction-to-board characterization parameter | 24.4        | 29.2       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 7.5 Electrical Characteristics

 $T_A = -40^{\circ}$ C to 85°C, +V<sub>A</sub> = 5 V, +V<sub>BD</sub> = 5 V to 2.375 V, V<sub>REF</sub> = 4 V, and  $f_{SAMPLE} = 500$  kHz, unless otherwise noted.

|                   | PARAMETER                                          | TEST CO                                                              | NDITIONS                           | MIN   | ТҮР     | MAX                    | UNIT               |  |
|-------------------|----------------------------------------------------|----------------------------------------------------------------------|------------------------------------|-------|---------|------------------------|--------------------|--|
| ANALO             | G INPUT                                            |                                                                      |                                    |       |         |                        | 1                  |  |
|                   | Full-scale input span <sup>(1)</sup>               | +IN – (–IN)                                                          |                                    | 0     |         | V <sub>REF</sub>       | V                  |  |
|                   |                                                    | +IN                                                                  |                                    | -0.1  |         | V <sub>REF</sub> + 0.1 |                    |  |
|                   | Operating input                                    | -IN                                                                  |                                    | -0.1  |         | 0.1                    | V                  |  |
|                   | Input capacitance                                  |                                                                      |                                    |       | 59      |                        | pF                 |  |
|                   | Input leakage current                              | During acquisition                                                   |                                    |       | 1000    |                        | pА                 |  |
| SYSTEM            | I PERFORMANCE                                      |                                                                      |                                    |       |         |                        |                    |  |
|                   | Resolution                                         |                                                                      |                                    |       | 16      |                        | Bits               |  |
|                   | No missing codes                                   |                                                                      |                                    | 16    |         |                        | Bits               |  |
|                   |                                                    | ADS8319I                                                             |                                    | -2.5  | ±1.2    | 2.5                    |                    |  |
| INL               | Integral linearity <sup>(2)</sup>                  | ADS8319IB                                                            |                                    | -1.5  | ±1      | 1.5                    | LSB <sup>(3)</sup> |  |
|                   | <b></b>                                            |                                                                      | ADS8319I                           | -1    | ±0.65   | 1.5                    |                    |  |
| DNL               | Differential linearity                             | At 16-bit level                                                      | ADS8319IB                          | -1    | ±0.5    | 1                      | LSB                |  |
| Eo                | Offset error <sup>(4)</sup>                        |                                                                      |                                    | -1.5  | ±0.3    | 1.5                    | mV                 |  |
| E <sub>G</sub>    | Gain error                                         |                                                                      |                                    | -0.03 | ±0.0045 | 0.03                   | %FSR               |  |
| CMRR              | Common-mode rejection ratio                        | With common-mode in signal = 200 mV <sub>PP</sub> at                 |                                    |       | 78      |                        | dB                 |  |
| PSRR              | Power-supply rejection ratio                       | At FFF0h output code                                                 |                                    |       | 80      |                        | dB                 |  |
|                   | Transition noise                                   |                                                                      |                                    |       | 0.5     |                        | LSB                |  |
| SAMPLI            | NG DYNAMICS                                        |                                                                      |                                    |       |         |                        | 1                  |  |
|                   |                                                    | +V <sub>BD</sub> = 5 V                                               |                                    |       |         | 1400                   |                    |  |
| t <sub>CONV</sub> | Conversion time                                    | +V <sub>BD</sub> = 3 V                                               |                                    |       |         | 1400                   | ns                 |  |
|                   | a                                                  | +V <sub>BD</sub> = 5 V                                               |                                    | 600   |         |                        | ns                 |  |
|                   | Acquisition time                                   | +V <sub>BD</sub> = 3 V                                               |                                    | 600   |         |                        |                    |  |
|                   | Maximum throughput rate with<br>or without latency |                                                                      |                                    |       |         | 0.5                    | MHz                |  |
|                   | Aperture delay                                     |                                                                      |                                    |       | 2.5     |                        | ns                 |  |
|                   | Aperture jitter, RMS                               |                                                                      |                                    |       | 6       |                        | ps                 |  |
|                   | Step response                                      | Settling to 16-bit accu                                              | racy                               |       | 600     |                        | ns                 |  |
|                   | Overvoltage recovery                               | Settling to 16-bit accu                                              | racy                               |       | 600     |                        | ns                 |  |
| DYNAMI            | IC CHARACTERISTICS                                 |                                                                      |                                    |       |         |                        |                    |  |
|                   |                                                    | V <sub>IN</sub> 0.4 dB below FS a                                    | at 1 kHz, V <sub>REF</sub> = 5 V   |       | -111    |                        |                    |  |
| THD               | Total harmonic distortion <sup>(5)</sup>           | V <sub>IN</sub> 0.4 dB below FS a                                    | at 10 kHz, V <sub>REF</sub> = 5 V  |       | -106    |                        | dB                 |  |
|                   |                                                    | V <sub>IN</sub> 0.4 dB below FS a                                    | at 100 kHz, V <sub>REF</sub> = 5 V |       | -89     |                        |                    |  |
|                   |                                                    | ADS8319IB, V <sub>IN</sub> 0.4 dB below FS at 1 kHz, $V_{REF}$ = 5 V |                                    | 92    |         |                        |                    |  |
| SNR               | Signal-to-noise ratio                              | $V_{IN}$ 0.4 dB below FS at 1 kHz, $V_{REF}$ = 5 V                   |                                    |       | 93.9    |                        | dB                 |  |
|                   | -                                                  | $V_{IN}$ 0.4 dB below FS at 10 kHz, $V_{REF}$ = 5 V                  |                                    | 93.6  |         |                        | 1                  |  |
|                   |                                                    | $V_{IN}$ 0.4 dB below FS at 100 kHz, $V_{REF}$ = 5 V                 |                                    |       | 92.2    |                        |                    |  |
|                   |                                                    | V <sub>IN</sub> 0.4 dB below FS a                                    | at 1 kHz, V <sub>REF</sub> = 5 V   |       | 93.8    |                        |                    |  |
| SINAD             | Signal-to-noise + distortion                       | V <sub>IN</sub> 0.4 dB below FS a                                    |                                    |       | 93.4    |                        | dB                 |  |
|                   |                                                    | $V_{IN}$ 0.4 dB below FS at 100 kHz, $V_{REF} = 5$ V                 |                                    |       | 87.4    |                        |                    |  |

(1) Ideal input span, does not include gain or offset error.

(4) Measured relative to actual measured reference.(5) Calculated on the first nine harmonics of the input frequency.

<sup>(2)</sup> This parameter is endpoint INL, not best fit.

<sup>(3)</sup> LSB means least significant bit.



## **Electrical Characteristics (continued)**

 $T_A = -40^{\circ}C$  to 85°C,  $+V_A = 5$  V,  $+V_{BD} = 5$  V to 2.375 V,  $V_{REF} = 4$  V, and  $f_{SAMPLE} = 500$  kHz, unless otherwise noted.

|                   | PARAMETER                                | TEST CONDITIONS                                      | MIN                    | TYP   | MAX                    | UNIT |
|-------------------|------------------------------------------|------------------------------------------------------|------------------------|-------|------------------------|------|
|                   |                                          | $V_{IN}$ 0.4 dB below FS at 1 kHz, $V_{REF}$ = 5 V   |                        | 113   |                        |      |
| SFDR              | Spurious-free dynamic range              | $V_{IN}$ 0.4 dB below FS at 10 kHz, $V_{REF}$ = 5 V  |                        | 107   |                        | dB   |
|                   |                                          | $V_{IN}$ 0.4 dB below FS at 100 kHz, $V_{REF}$ = 5 V |                        | 90    |                        |      |
|                   | -3-dB small-signal bandwidth             |                                                      |                        | 15    |                        | MHz  |
| EXTERN            | NAL REFERENCE INPUT                      |                                                      |                        |       |                        |      |
| V <sub>REF</sub>  | Reference input                          |                                                      | 2.25                   | 4.096 | +V <sub>A</sub> + 0.1  | V    |
|                   | Reference input current <sup>(6)</sup>   | During conversion                                    |                        | 250   |                        | μA   |
| POWER             | SUPPLY REQUIREMENTS                      | -                                                    |                        |       |                        |      |
|                   | Deven some have the set                  | +VBD                                                 | 2.375                  | 3.3   | 5.5                    |      |
|                   | Power-supply voltage                     | +VA                                                  | 4.5                    | 5     | 5.5                    | V    |
|                   | Supply current                           | +VA, 500-kHz sample rate                             |                        | 3.6   | 4.5                    | mA   |
| P <sub>VA</sub>   | Power dissipation                        | $+V_A = 5 V$ , 500-kHz sample rate                   |                        | 18    | 22.5                   | mW   |
| IVA <sub>pd</sub> | Device power-down current <sup>(7)</sup> | +V <sub>A</sub> = 5 V                                |                        | 50    | 300                    | nA   |
| LOGIC I           | FAMILY CMOS                              | -                                                    |                        |       |                        |      |
| V <sub>IH</sub>   | Input HIGH logic level                   | I <sub>IH</sub> = 5 μA                               | $+(0.7 \times V_{BD})$ |       | +V <sub>BD</sub> + 0.3 |      |
| V <sub>IL</sub>   | Input LOW logic level                    | I <sub>IL</sub> = 5 μΑ                               | -0.3                   |       | $+(0.3 \times V_{BD})$ |      |
| V <sub>OH</sub>   | Output HIGH logic level                  | I <sub>OH</sub> = 2 TTL loads                        | +V <sub>BD</sub> - 0.3 |       | +V <sub>BD</sub>       | V    |
| V <sub>OL</sub>   | Output LOW logic level                   | I <sub>OL</sub> = 2 TTL loads                        | 0                      |       | 0.4                    |      |

(6) Can vary by ±20%.

(7) The device automatically enters a power-down state at the end of every conversion and remains in a power-down state during the acquisition phase.



ADS8319 SLAS600C – MAY 2008–REVISED DECEMBER 2016

www.ti.com

## 7.6 Timing Requirements: +VBD ≥ 4.5 V

All specifications are typical at -40°C to 85°C, +V<sub>A</sub> = 5 V, and +V<sub>BD</sub>  $\ge$  4.5 V, unless otherwise noted.

|                   |                                                                                     | REFERENCE FIGURE                                                                                                                                                             | MIN  | MAX  | UNIT |
|-------------------|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|
| SAMPL             | ING AND CONVERSION RELATED                                                          |                                                                                                                                                                              |      |      |      |
| t <sub>ACQ</sub>  | Acquisition time                                                                    |                                                                                                                                                                              | 600  |      | ns   |
| t <sub>cnv</sub>  | Conversion time                                                                     | Figure 50, Figure 52, Figure 53, Figure 55                                                                                                                                   |      | 1400 | ns   |
| t <sub>cyc</sub>  | Time between conversions                                                            | Figure 50, Figure 52, Figure 53, Figure 55<br>Figure 50, Figure 52<br>Figure 53, Figure 55, Figure 58<br>Figure 50, Figure 52, Figure 53, Figure 55,<br>Figure 58, Figure 60 | 2000 |      | ns   |
| t <sub>1</sub>    | Pulse duration, CONVST high                                                         | Figure 50, Figure 52                                                                                                                                                         | 10   |      | ns   |
| t <sub>6</sub>    | Pulse duration, CONVST low                                                          | Figure 53, Figure 55, Figure 58                                                                                                                                              | 20   |      | ns   |
| I/O REL           | ATED                                                                                |                                                                                                                                                                              |      |      |      |
| t <sub>clk</sub>  | SCLK period                                                                         |                                                                                                                                                                              | 20   |      | ns   |
| t <sub>clkl</sub> | SCLK low time                                                                       |                                                                                                                                                                              | 9    |      | ns   |
| t <sub>clkh</sub> | SCLK high time                                                                      |                                                                                                                                                                              | 9    |      | ns   |
| t <sub>2</sub>    | SCLK falling edge to data remains valid                                             |                                                                                                                                                                              | 5    |      | ns   |
| t <sub>3</sub>    | SCLK falling edge to next data valid delay                                          |                                                                                                                                                                              |      | 16   | ns   |
| t <sub>en</sub>   | Enable time, CONVST or SDI low to MSB valid                                         | Figure 50, Figure 53                                                                                                                                                         |      | 15   | ns   |
| t <sub>dis</sub>  | Disable time, CONVST or SDI high or last SCLK falling edge to SDO 3-state (CS mode) | Figure 50, Figure 52, Figure 53, Figure 55                                                                                                                                   |      | 12   | ns   |
| t <sub>4</sub>    | Setup time, SDI valid to CONVST rising edge                                         |                                                                                                                                                                              | 5    |      | ns   |
| t <sub>5</sub>    | Hold time, SDI valid from CONVST rising edge                                        | Figure 53, Figure 55                                                                                                                                                         | 5    |      | ns   |
| t <sub>7</sub>    | Setup time, SCLK valid to CONVST rising edge                                        | Figure 50                                                                                                                                                                    | 5    |      | ns   |
| t <sub>8</sub>    | Hold time, SCLK valid from CONVST rising edge                                       | Figure 58                                                                                                                                                                    | 5    |      | ns   |

## 7.7 Timing Requirements: $4.5 \text{ V} > +\text{VBD} \ge 2.375 \text{ V}$

All specifications are typical at -40°C to 85°C, +V<sub>A</sub> = 5 V, and +4.5 V > +V<sub>BD</sub>  $\ge$  2.375 V, unless otherwise noted.

|                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | REFERENCE FIGURE                                                    | MIN  | MAX  | UNIT |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------|------|------|
| SAMPL             | ING AND CONVERSION RELATED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                     |      |      |      |
| t <sub>ACQ</sub>  | Acquisition time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                     | 600  |      | ns   |
| t <sub>cnv</sub>  | Acquisition time       Figu         Conversion time       Figu         Time between conversions       Figu         Pulse width CONVST high       Figu         Pulse width CONVST low       Figu         SCLK period       Figu         SCLK low time       Figu         SCLK high time       Figu         SCLK falling edge to data remains valid       Figu         SCLK falling edge to next data valid delay       Figu         CONVST or SDI low to MSB valid       Figu         CONVST or SDI high or last SCLK falling edge to state (CS mode)       Figu         SDI valid setup time to CONVST rising edge       Figu | Figure 50, Figure 52, Figure 53, Figure 55                          |      | 1400 | ns   |
| t <sub>cyc</sub>  | Time between conversions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                     | 2000 |      | ns   |
| t <sub>1</sub>    | Pulse width CONVST high                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Figure 50, Figure 52                                                | 10   |      | ns   |
| t <sub>6</sub>    | Pulse width CONVST low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Figure 53, Figure 55, Figure 58                                     | 20   |      | ns   |
| I/O REL           | ATED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                     |      |      |      |
| t <sub>clk</sub>  | SCLK period                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                     | 30   |      | ns   |
| t <sub>clkl</sub> | Conversion time       F         Time between conversions       F         Pulse width CONVST high       F         Pulse width CONVST low       F         ED       F         SCLK period       SCLK high time         SCLK falling edge to data remains valid       F         SCLK falling edge to next data valid delay       F         CONVST or SDI low to MSB valid       F         CONVST or SDI high or last SCLK falling edge to sDO 3-state (CS mode)       F         SDI valid setup time to CONVST rising edge       F                                                                                                |                                                                     | 13   |      | ns   |
| t <sub>clkh</sub> | SCLK high time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Figure 50, Figure 52, Figure 53, Figure 55,<br>Figure 58, Figure 60 | 13   |      | ns   |
| t <sub>2</sub>    | SCLK low time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                     | 5    |      | ns   |
| t <sub>3</sub>    | SCLK falling edge to next data valid delay                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                     |      | 24   | ns   |
| t <sub>en</sub>   | CONVST or SDI low to MSB valid                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Figure 50, Figure 53                                                |      | 22   | ns   |
| t <sub>dis</sub>  | CONVST or SDI high or last SCLK falling edge to SDO 3-state ( $\overline{\text{CS}}$ mode)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Figure 50, Figure 52, Figure 53, Figure 55                          |      | 15   | ns   |
| t <sub>4</sub>    | SDI valid setup time to CONVST rising edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Firmer 50. Firmer 55                                                | 5    |      | ns   |
| t <sub>5</sub>    | SDI valid hold time from CONVST rising edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Figure 53, Figure 55                                                | 5    |      | ns   |
| t <sub>7</sub>    | SCLK valid setup time to CONVST rising edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Figure 50                                                           | 5    |      | ns   |
| t <sub>8</sub>    | SCLK valid hold time from CONVST rising edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Figure 58                                                           | 5    |      | ns   |





## Figure 1. Load Circuit for Digital Interface Timing



Figure 2. Voltage Levels for Timing



## 7.8 Typical Characteristics





























## 8 Detailed Description

## 8.1 Overview

The ADS8319 is a high-speed, low-power, successive approximation register (SAR) analog-to-digital converter (ADC) that uses an external reference. The architecture is based on charge redistribution, which inherently includes a sample and hold function.

The ADS8319 is a single channel device. The analog input is provided to two input pins: +IN and -IN where -IN is a pseudo differential input and is limited to  $\pm 0.1$  V. When a conversion is initiated, the differential input on these pins is sampled on the internal capacitor array. While a conversion is in progress, both +IN and -IN inputs are disconnected from any internal function.

The ADS8319 has an internal clock that is used to run the conversion, and hence the conversion requires a fixed amount of time. After a conversion is completed, the device reconnects the sampling capacitors to the +IN and -IN pins, and the device is in the acquisition phase. During this phase the device is powered down and conversion data can be read.

The device digital output is available in SPI compatible format. It easily interfaces with microprocessors, DSPs, or FPGAs.

This is a low <u>pin</u> count device; however, it offers six different options for the interface. They can be grossly classified as *CS mode* (3 or 4-wire interface) and *daisy chain mode*. In both modes it can either be with or without a *busy indicator*, where the busy indicator is a bit preceeding the 16-bit serial data.

The 3-wire interface  $\overline{CS}$  mode is useful for applications which require galvanic isolation on-board, where as 4-wire interface  $\overline{CS}$  mode makes it easy to control an individual device while having multiple devices on-board. The daisy chain mode is provided to hook multiple devices in a chain like a shift register and is useful to reduce component count and the number of signal traces on the board.

## 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated



## 8.3 Feature Description

## 8.3.1 Analog Input

When the converter samples the input, the voltage difference between the +IN and –IN inputs is captured on the internal capacitor array. The voltage on +IN is limited to GND - 0.1 V to  $V_{REF} + 0.1 V$  and on –IN it is limited to GND - 0.1 to GND + 0.1 V; where as the differential signal is [(+IN) – (–IN)]. This allows the input to reject small signals which are common to both the +IN and –IN inputs.



Figure 45. Input Equivalent Circuit

The (peak) input current through the analog inputs depends upon a number of factors: sample rate, input voltage, and source impedance. The current into the ADS8319 charges the internal capacitor array during the sample period. After this capacitance has been fully charged, there is no further input current. The source of the analog input voltage must be able to charge the input capacitance (59 pF) to a 18-bit settling level within the minimum acquisition time. When the converter goes into hold mode, the input impedance is greater than 1 G $\Omega$ .

Take care regarding the absolute analog input voltage. To maintain linearity of the converter, the +IN and -IN inputs and the span [(+IN) – (–IN)] must be within the limits specified. Outside of these ranges, converter linearity may not meet specifications.

Ensure that the output impedance of the sources driving the +IN and -IN inputs are matched. If this is not observed, the two inputs could have different settling times. This may result in an offset error, gain error, and linearity error which change with temperature and input voltage. Typically the -IN input is grounded at the input decoupling capacitor.

## 8.3.2 Driver Amplifier Choice

The analog input to the converter must be driven with a low noise op-amp like the THS4031 or OPA211. TI recommends a 5- $\Omega$  resitor and a 1-nF capacitor as a RC filter at the input pins to low-pass filter the noise from the source. The input to the converter is a unipolar input voltage from 0 V to V<sub>REF</sub>. The minimum –3-dB bandwidth of the driving operational amplifier can be calculated with Equation 1.

 $f_{-3 dB} = (ln(2) \times (n + 2)) / (2\pi \times t_{ACQ})$ 

where

• n is equal to 16, the resolution of the ADC (in the case of the ADS8319)

(1)

When  $t_{ACQ} = 600$  ns (minimum acquisition time), the minimum bandwidth of the driving circuit is approximately 3 MHz (including RC following the driver OPA). The bandwidth can be relaxed if the acquisition time is increased by the application.

Typically a low noise OPA with ten times or higher bandwidth is selected. The driving circuit bandwidth is adjusted (to the required value) with a RC following the OPA. TI recommends the OPA211 or THS4031 for driving high-resolution high-speed ADCs.

## 8.3.3 Driver Amplifier Configurations

It is better to use a unity gain, noninverting buffer configuration. As explained before a RC following the OPA limits the input circuit bandwidth just enough for 16-bit settling. Higher bandwidth reduces the settling time (beyond what is required) but increases the noise in the ADC sampled signal, and hence the ADC output.

## Feature Description (continued)



Figure 46. Input Drive Configuration

## 8.3.4 Reference

The ADS8319 can operate with an external reference from 2.25 V to  $+V_A + 0.1$  V. A clean, low noise, welldecoupled reference voltage on this pin is required to ensure good performance of the converter. A low noise band-gap reference like the REF5040 or REF5050 can be used to drive this pin. A ceramic decoupling capacitor is required between the REF+ and GND pins of the converter, as shown in Figure 47. The capacitor must be placed as close as possible to the pins of the device.



Copyright © 2016, Texas Instruments Incorporated

Figure 47. External Reference Driving Circuit



#### ADS8319 SLAS600C - MAY 2008 - REVISED DECEMBER 2016

## Feature Description (continued)



Copyright © 2016, Texas Instruments Incorporated

## Figure 48. Direct External Reference Driving Circuit

## 8.3.5 Power Saving

The ADS8319 has an auto power-down feature. The device powers down at the end of every conversion. The input signal is acquired on sampling capacitors while the device is in the power-down state, and at the same time the conversion results are available for reading. The device powers up by itself on the start of the conversion. As discussed before, the conversion runs on an internal clock and takes a fixed time. As a result, device power consumption is directly proportional to the speed of operation.

## 8.3.6 Digital Output

The device digital output is SPI compatible, see CS Mode for more information. Table 1 lists the output codes corresponding to various analog input voltages.

| DESCRIPTION         |                              | DIGITAL OUTPUT STRAIGHT BINARY <sup>(1)</sup> |          |  |  |  |
|---------------------|------------------------------|-----------------------------------------------|----------|--|--|--|
| DESCRIPTION         | ANALOG VALUE (V)             | BINARY CODE                                   | HEX CODE |  |  |  |
| Positive full scale | +V <sub>REF</sub> – 1 LSB    | 1111 1111 1111 1111                           | FFFF     |  |  |  |
| Midscale            | V <sub>REF</sub> / 2         | 1000 0000 0000 0000                           | 8000     |  |  |  |
| Midscale – 1 LSB    | V <sub>REF</sub> / 2 – 1 LSB | 0111 1111 1111 1111                           | 7FFF     |  |  |  |
| Zero                | 0                            | 0000 0000 0000 0000                           | 0000     |  |  |  |

#### Table 1. Output Codes

(1) Output codes apply for Full-scale =  $V_{REF}$  and Least-significant bit (LSB) =  $V_{REF}$  / 65536

## 8.3.7 SCLK Input

The device uses SCLK for serial data output. Data is read after the conversion is over and the device is in the acquisition phase. It is possible to use a free running SCLK for the device, but TI recommends stopping the clock during a conversion, as the clock edges can couple with the internal analog circuit and can affect conversion results.

## 8.4 Device Functional Modes

## 8.4.1 CS Mode

CS Mode is selected if SDI is high at the rising edge of CONVST. As indicated before there are four different interface options available in this mode, namely 3-wire CS mode without busy indicator, 3-wire CS mode with busy indicator, 4-wire CS mode without busy indicator, and 4-wire CS mode with busy indicator.

Copyright © 2008–2016, Texas Instruments Incorporated



NSTRUMENTS

EXAS

## **Device Functional Modes (continued)**

#### 8.4.1.1 3-Wire CS Mode Without Busy Indicator

The three-wire interface option in  $\overline{CS}$  mode is selected if SDI is tied to +VBD, as shown in Figure 49. In the three-wire interface option, CONVST acts like CS. The device samples the input signal and enters the conversion phase on the rising edge of CONVST, at the same time SDO goes to 3-state; see Figure 50. Conversion is done with the internal clock and it continues irrespective of the state of CONVST. As a result it is possible to bring CONVST (acting as  $\overline{CS}$ ) low after the start of the conversion to select other devices on the board. But it is absolutely necessary that CONVST is high again before the minimum conversion time (t<sub>cnv</sub>) is elapsed. A high level on CONVST at the end of the conversion ensures the device does not generate a busy indicator.



Copyright © 2016, Texas Instruments Incorporated





Figure 50. Interface Timing Diagram, 3-Wire  $\overline{CS}$  Mode Without Busy Indicator (SDI = 1)

When the conversion is over, the device enters the acquisition phase and powers down. On the falling edge of CONVST, SDO comes out of three state, and the device outputs the MSB of the data. After this, the device outputs the next lower data bits on every falling edge of SCLK. SDO goes to 3-state after the 16<sup>th</sup> falling edge of SCLK or CONVST high, whichever occurs first. A minimum of 15 falling edges of SCLK must occur during the low period of CONVST.



## **Device Functional Modes (continued)**

## 8.4.1.2 3-Wire CS Mode With Busy Indicator

The three-wire interface option in  $\overline{CS}$  mode is selected if SDI is tied to +VBD, as shown in Figure 51. In the three-wire interface option, CONVST acts like  $\overline{CS}$ . The device samples the input signal and enters the conversion phase on the rising edge of CONVST, at the same time SDO goes to 3-state; see Figure 52. Conversion is done with the internal clock and it continues irrespective of the state of CONVST. As a result it is possible to toggle CONVST (acting as  $\overline{CS}$ ) after the start of the conversion to select other devices on the board. But it is absolutely necessary that CONVST is low again before the minimum conversion time ( $t_{cnv}$ ) is elapsed and continues to stay low until the end of maximum conversion time. A low level on the CONVST input at the end of a conversion ensures the device generates a busy indicator.



Figure 51. Connection Diagram, 3-Wire CS Mode With Busy Indicator



Figure 52. Interface Timing Diagram, 3-Wire  $\overline{CS}$  Mode With Busy Indicator (SDI = 1)

When the conversion is over, the device enters the acquisition phase and powers down, and the device forces SDO out of three state and outputs a busy indicator bit (low level). The device outputs the MSB of data on the first falling edge of SCLK after the conversion is over and continues to output the next lower data bits on every subsequent falling edge of SCLK. SDO goes to three state after the 17<sup>th</sup> falling edge of SCLK or CONVST high, whichever occurs first. A minimum of 16 falling edges of SCLK must occur during the low period of CONVST.

## **Device Functional Modes (continued)**

## 8.4.1.3 4-Wire CS Mode Without Busy Indicator

As mentioned before for selecting  $\overline{CS}$  mode it is necessary that SDI is high at the time of the CONVST rising edge. Unlike in *three-wire interface option*, SDI is controlled by digital host and acts like  $\overline{CS}$ . As shown in Figure 53, SDI goes to a high level before the rising edge of CONVST. The rising edge of CONVST while SDI is high selects  $\overline{CS}$  mode, forces SDO to three state, samples the input signal, and the device enters the conversion phase. In the 4-wire interface option CONVST must be at a high level from the start of the conversion until all of the data bits are read. Conversion is done with the internal clock and it continues irrespective of the state of SDI. As a result it is possible to bring SDI (acting as  $\overline{CS}$ ) low to select other devices on the board. But it is absolutely necessary that SDI is high again before the minimum conversion time ( $t_{cnv}$ ) is elapsed.



Figure 53. Interface Timing Diagram, 4-Wire CS Mode Without Busy Indicator

When the conversion is over, the device enters the acquisition phase and powers down. SDI falling edge can occur after the maximum conversion time  $(t_{cnv})$ . It is necessary that SDI be high at the end of the conversion, so that the device does not generate a *busy indicator*. The falling edge of SDI brings SDO out of 3-state and the device outputs the MSB of the data. Subsequent to this the device outputs the next lower data bits on every falling edge of SCLK. SDO goes to three state after the 16<sup>th</sup> falling edge of SCLK or SDI ( $\overline{CS}$ ) high, whichever occurs first. As shown in Figure 54, it is possible to hook multiple devices on the same data bus. In this case the second device SDI (acting as  $\overline{CS}$ ) can go low after the first device data is read and device 1 SDO is in three state.



## Figure 54. Connection Diagram, 4-Wire CS Mode Without Busy Indicator



## **Device Functional Modes (continued)**

Ensure that CONVST and SDI are not low together at any time during the cycle.

### 8.4.1.4 4-Wire CS Mode With Busy Indicator

As mentioned before for selecting CS mode it is necessary that SDI is high at the time of the CONVST rising edge. Unlike in the three-wire interface option, SDI is controlled by the digital host and acts like CS. SDI goes to a high level before the rising edge of CONVST; see Figure 55. The rising edge of CONVST while SDI is high selects CS mode, forces SDO to three state, samples the input signal, and the device enters the conversion phase. In the 4-wire interface option CONVST must be at a high level from the start of the conversion until all of the data bits are read. Conversion is done with the internal clock and it continues irrespective of the state of SDI. As a result it is possible to toggle SDI (acting as  $\overline{CS}$ ) to select other devices on the board. But it is absolutely necessary that SDI is low before the minimum conversion time (t<sub>cnv</sub>) is elapsed and continues to stay low until the end of the maximum conversion time. A low level on the SDI input at the end of a conversion ensures the device generates a busy indicator.



Figure 55. Interface Timing Diagram, 4-Wire CS Mode With Busy Indicator



Copyright © 2016, Texas Instruments Incorporated

Figure 56. Connection Diagram, 4-Wire CS Mode With Busy Indicator

### ADS8319 SLAS600C – MAY 2008 – REVISED DECEMBER 2016



## **Device Functional Modes (continued)**

When the conversion is over, the device enters the acquisition phase and powers down, forces SDO out of three state, and outputs a busy indicator bit (low level). The device outputs the MSB of the data on the first falling edge of SCLK after the conversion is over and continues to output the next lower data bits on every falling edge of SCLK. SDO goes to three state after the 17<sup>th</sup> falling edge of SCLK or SDI (CS) high, whichever occurs first.

Ensure that CONVST and SDI are not low together at any time during the cycle.

## 8.4.2 Daisy-Chain Mode

Daisy chain mode is selected if SDI is low at the time of CONVST rising edge. This mode is useful to reduce wiring and hardware like digital isolators in the applications where multiple (ADC) devices are used. In this mode all of the devices are connected in a chain (SDO of one device connected to the SDI of the next device) and data transfer is analogous to a shift register.

Like  $\overline{CS}$  mode even this mode offers operation with or without a busy indicator.

## 8.4.2.1 Daisy-Chain Mode Without Busy Indicator

Figure 57 shows the connection diagram. SDI for device 1 is tied to ground, SDO of device 1 goes to SDI of device 2, and so on. SDO of the last device in the chain goes to the digital host. CONVST for all of the devices in the chain are tied together. In this mode there is no CS signal. The device SDO is driven low when SDI low selects daisy chain mode and the device samples the analog input and enters the conversion phase. It is necessary that SCLK is low at the rising edge of CONVST so that the device does not generate a busy indicator at the end of the conversion. In this mode CONVST continues to be high from the start of the conversion until all of the data bits are read. Once started, conversion continues irrespective of the state of SCLK.



Figure 57. Connection Diagram, Daisy-Chain Mode Without Busy Indicator (SDI = 0)



## **Device Functional Modes (continued)**



Figure 58. Interface Timing Diagram, Daisy-Chain Mode Without Busy Indicator

At the end of the conversion, every device in the chain initiates output of its conversion data starting with the MSB bit. Further the next lower data bit is output on every falling edge of SCLK. While every device outputs its data on the SDO pin, it also receives previous device data on the SDI pin (other than device #1) and stores it in the shift register. The device latches incoming data on every falling edge of SCLK. SDO of the first device in the chain goes low after the 16th falling edge of SCLK. All subsequent devices in the chain output the stored data from the previous device in MSB first format immediately following their own data word.

It requires 16 × N clocks to read data for N devices in the chain.

## 8.4.2.2 Daisy-Chain Mode With Busy Indicator

Figure 59 shows the connection diagram. SDI for device 1 is wired to its CONVST and CONVST for all the devices in the chain are wired together. SDO of device 1 goes to SDI of device 2, and so on. SDO of the last device in the chain goes to the digital host. In this mode there is no CS signal. On the rising edge of CONVST, all of the device in the chain sample the analog input and enter the conversion phase. For the first device, SDI and CONVST are wired together, and the setup time of SDI to rising edge of CONVST is adjusted so that the device still enters chain mode even though SDI and CONVST rise together. It is necessary that SCLK is high at the rising edge of CONVST so that the device generates a busy indicator at the end of the conversion. In this mode, CONVST continues to be high from the start of the conversion until all of the data bits are read. Once started, conversion continues irrespective of the state of SCLK.





NSTRUMENTS

ÈXAS

## **Device Functional Modes (continued)**



Figure 60. Interface Timing Diagram, Daisy-Chain Mode With Busy Indicator

At the end of the conversion, all the devices in the chain generate busy indicators. On the first falling edge of SCLK following the busy indicator bit, all of the devices in the chain output their conversion data starting with the MSB bit. After this the next lower data bit is output on every falling edge of SCLK. While every device outputs its data on the SDO pin, it also receives the previous device data on the SDI pin (except for device 1) and stores it in the shift register. Each device latches incoming data on every falling edge of SCLK. SDO of the first device in the chain goes high after the  $17^{th}$  falling edge of SCLK. All subsequent devices in the chain output the stored data from the pervious device in MSB first format immediately following their own data word. It requires  $16 \times N + 1$  clock pulses to read data for N devices in the chain.



## 9 Application and Implementation

## NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

To maximize the performance of data acquisition (DAQ) system based on a high precision, successive approximation register (SAR), analog-to-digital converter (ADC), the input driver and the reference driver circuits must be designed properly and must be optimized. This section details some general principles for designing these circuits, followed by an application circuit designed using the ADS8319.

## 9.2 Typical Application

This section describes a typical application circuit using the ADS8319. For simplicity, the power-supply circuit and decoupling capacitors are not shown in this circuit diagram.



Copyright © 2016, Texas Instruments Incorporated

Figure 61. Unipolar Single-Ended Input DAQ System

## 9.2.1 Design Requirements

This application circuit for ADS8319 (as shown in Figure 61) is designed to achieve the key specific performance at a maximum specified throughput of 500 kSPS below:

- SNR > 92 dB
- THD < 111 dB
- Lower power consumption

## 9.2.2 Detailed Design Procedure

The reference driver circuit illustrated in Figure 61 generates 5-V DC using a single supply. This circuit is suitable to drive the reference at sampling rates of up to 500 kSPS. To keep the noise low and maximize the dynamic range, a high-precision, low-noise REF5050 voltage reference is used in this DAQ system

Copyright © 2008–2016, Texas Instruments Incorporated



## **Typical Application (continued)**

For the input driver, the distortion of the amplifier must be at least 10 dB less than the ADC distortion. The lowpower feature of ADS8319 makes it suitable for a low power DAQ system design. The THS4281 (low-power, high-speed voltage-feedback operational amplifier) is a perfect choice for input and reference driver of ADS8319 to offer a very low quiescent current (less than 1 mA) across the supply and temperature and drive large capacitive loads that regulate the voltage at the input and reference input pins of the ADC, its high bandwidth (40 MHz, specified at gain of 2) can make the signal settle quickly, also the Rail-to-Rail input and output feature can maximize the dynamic range of ADC as a driver.

Finally, the components of the balanced low-pass RC filter are chosen such that the noise from the front-end circuit is kept low without adding distortion to the input signal.

For detailed design information, see Low Power Input and Reference Driver Circuit for Reference Driver Circuit for ADS8318 and ADS8319 (SBOA118).

## 9.2.3 Application Curves

This section presents the performance results obtained on several devices for the driver and shown in Figure 62 through Figure 64.

Table 2 summarizes the test results obtained for the circuit shown in Figure 61.

| PARAMETER                 | ADS8319 DATA SHEET LIMITS | ADS8319 WITH THS4031 | ADS8319 WITH THS4281 |
|---------------------------|---------------------------|----------------------|----------------------|
| DNL <sub>MAX</sub>        | < 1.5                     | 0.54                 | 0.65                 |
| DNL <sub>Min</sub>        | > -1                      | -0.5                 | -0.53                |
| INL <sub>MAX</sub>        | < 2.5                     | 0.62                 | 0.83                 |
| INL <sub>MIN</sub>        | > -2.5                    | -0.95                | -0.65                |
| SNR                       | >92 dB                    | 93.9 dB              | 92.5 dB              |
| THD                       | -111 (typical)            | –113 dB              | –113 dB              |
| SFDR                      | 113 (typical)             | 115 dB               | 115 dB               |
| SINAD                     | 93.8 (typical)            | 93.8 dB              | 92.4 dB              |
| Circuit power consumption | —                         | 205.6 mW             | 38.44 mW             |

#### Table 2. Performance Results for ADS8319 DAQ System







## **10 Power Supply Recommendations**

The ADS8319 is designed to operate using an analog supply voltage from 4.5 V to 5.5 V and a digital supply voltage from 2.375 V to 5.5 V. Both supplies must be well regulated. The analog supply must always be greater than or equal to the digital supply. A 1- $\mu$ F ceramic decoupling capacitor is required at each supply pin and must be placed as close as possible to the device.

## 11 Layout

## 11.1 Layout Guidelines

Figure 65 shows one of the board layouts as an example when using ADS8319 in a circuit.

- TI recommends a printed-circuit board (PCB) with at least four layers, and keeping all critical components on the top layer.
- Analog input signals and the reference input signals must be kept away from noise sources. Crossing digital lines with the analog signal path must be avoided. The analog input and the reference signals are routed on to the left side of the board and the digital connections are routed on the right side of the device.
- Due to the dynamic currents that occur during conversion and data transfer, each supply pin (AVDD and DVDD) must have a decoupling capacitor that keeps the supply voltage stable. TI recommends using one 1-µF ceramic capacitor at each supply pin.
- A layout that interconnects the converter and accompanying capacitors with the low inductance path is critical for achieving optimal performance. Using 15-mil vias to interconnect components to a solid analog ground plane at the subsequent inner layer minimizes stray inductance. Avoid placing vias between the supply pin and the decoupling capacitor. Any inductance between the supply capacitor and the supply pin of the converter must be kept to less than 5 nH by placing the capacitor within 0.2 inches from the supply or input pins of the ADS8319 and by using 20-mil traces, as shown in Figure 65.
- Dynamic currents are also present at the REFIN pin during the conversion phase. Therefore, good decoupling
  is critical to achieve optimal performance. The inductance between the reference capacitor and the REFIN pin
  must be kept to less than 2 nH by placing the capacitor within 0.1 inches from the REFIN pin and by using
  20-mil traces.
- TI recommends a single 10-µF, X7R-grade, 0805-size ceramic capacitor with at least a 10-V rating for good performance over temperature range.
- A small, 0.1-Ω to 0.47-Ω, 0603-size resistor placed in series with the reference capacitor keeps the overall impedance low and constant, especially at very high frequencies.
- Avoid using additional lower value capacitors because the interactions between multiple capacitors can affect the ADC performance at higher sampling rates.
- Place the RC filters immediately next to the input pins. Among surface-mount capacitors, COG (NPO) ceramic capacitors provide the best capacitance precision. The type of dielectric used in COG (NPO) ceramic capacitors provides the most stable electrical properties over voltage, frequency, and temperature changes.

ADS8319 SLAS600C - MAY 2008 - REVISED DECEMBER 2016



www.ti.com

## 11.2 Layout Example



Figure 65. Board Layout Example



## **12 Device and Documentation Support**

## **12.1** Documentation Support

## 12.1.1 Related Documentation

For related documentation see the following:

Low Power Input and Reference Driver Circuit for Reference Driver Circuit for ADS8318 and ADS8319 (SBOA118)

## 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 12.4 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

## 12.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | S Material type Package   Pins Package qty   Carrier RoHS Lead finish/<br>(2) (3) Ball material |                  | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |                     |           |     |
|-----------------------|---------------|-------------------------------------------------------------------------------------------------|------------------|----------------------------|--------------|--------------|---------------------|-----------|-----|
|                       | (1)           | (2)                                                                                             |                  |                            | (3)          | (4)          | (5)                 |           | (0) |
| ADS8319IBDGSR         | Active        | Production                                                                                      | VSSOP (DGS)   10 | 2500   LARGE T&R           | Yes          | Call TI      | Level-2-260C-1 YEAR | -40 to 85 | CEN |
| ADS8319IBDGSR.A       | Active        | Production                                                                                      | VSSOP (DGS)   10 | 2500   LARGE T&R           | Yes          | Call TI      | Level-2-260C-1 YEAR | -40 to 85 | CEN |
| ADS8319IBDGST         | Active        | Production                                                                                      | VSSOP (DGS)   10 | 250   SMALL T&R            | Yes          | Call TI      | Level-2-260C-1 YEAR | -40 to 85 | CEN |
| ADS8319IBDGST.A       | Active        | Production                                                                                      | VSSOP (DGS)   10 | 250   SMALL T&R            | Yes          | Call TI      | Level-2-260C-1 YEAR | -40 to 85 | CEN |
| ADS8319IBDRCR         | Active        | Production                                                                                      | VSON (DRC)   10  | 3000   LARGE T&R           | Yes          | Call TI      | Level-3-260C-168 HR | -40 to 85 | CEP |
| ADS8319IBDRCR.A       | Active        | Production                                                                                      | VSON (DRC)   10  | 3000   LARGE T&R           | Yes          | Call TI      | Level-3-260C-168 HR | -40 to 85 | CEP |
| ADS8319IBDRCT         | Active        | Production                                                                                      | VSON (DRC)   10  | 250   SMALL T&R            | Yes          | Call TI      | Level-3-260C-168 HR | -40 to 85 | CEP |
| ADS8319IBDRCT.A       | Active        | Production                                                                                      | VSON (DRC)   10  | 250   SMALL T&R            | Yes          | Call TI      | Level-3-260C-168 HR | -40 to 85 | CEP |
| ADS8319IDGSR          | Active        | Production                                                                                      | VSSOP (DGS)   10 | 2500   LARGE T&R           | Yes          | Call TI      | Level-2-260C-1 YEAR | -40 to 85 | CEN |
| ADS8319IDGSR.A        | Active        | Production                                                                                      | VSSOP (DGS)   10 | 2500   LARGE T&R           | Yes          | Call TI      | Level-2-260C-1 YEAR | -40 to 85 | CEN |
| ADS8319IDGST          | Active        | Production                                                                                      | VSSOP (DGS)   10 | 250   SMALL T&R            | Yes          | Call TI      | Level-2-260C-1 YEAR | -40 to 85 | CEN |
| ADS8319IDGST.A        | Active        | Production                                                                                      | VSSOP (DGS)   10 | 250   SMALL T&R            | Yes          | Call TI      | Level-2-260C-1 YEAR | -40 to 85 | CEN |
| ADS8319IDRCT          | Active        | Production                                                                                      | VSON (DRC)   10  | 250   SMALL T&R            | Yes          | Call TI      | Level-3-260C-168 HR | -40 to 85 | CEP |
| ADS8319IDRCT.A        | Active        | Production                                                                                      | VSON (DRC)   10  | 250   SMALL T&R            | Yes          | Call TI      | Level-3-260C-168 HR | -40 to 85 | CEP |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# PACKAGE OPTION ADDENDUM

23-May-2025

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All | dimensions | are | nominal |  |
|------|------------|-----|---------|--|
|      |            |     |         |  |

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ADS8319IBDRCR | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



# PACKAGE MATERIALS INFORMATION

25-Sep-2024



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ADS8319IBDRCR | VSON         | DRC             | 10   | 3000 | 350.0       | 350.0      | 43.0        |

# **DGS0010A**



# **PACKAGE OUTLINE**

# VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187, variation BA.



# DGS0010A

# **EXAMPLE BOARD LAYOUT**

# VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DGS0010A

# **EXAMPLE STENCIL DESIGN**

# VSSOP - 1.1 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **DRC 10**

3 x 3, 0.5 mm pitch

# **GENERIC PACKAGE VIEW**

# VSON - 1 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **MECHANICAL DATA**



- C. Small Outline No-Lead (SON) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance, if present.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features
- and dimensions, if present









- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. This package does not have a center thermal pad. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated