ZHCSHN9B February 2018 – February 2025 LMK05028
PRODUCTION DATA
The APLL has a primary (P1) and secondary (P2) VCO post-divider for flexible clock frequency planning. All post-divider supports divide by 4 to 9, 11, or 13. The post-divider clocks for both PLLs are distributed to all output channel muxes for selection. The primary (P1) post-divider output is also fed back to the FB divider paths of the REF-DPLL and TCXO-DPLL to close the loops.
After the P1 divider and DPLL fractional FB divider values have been determined for closed-loop operation, the P1 divider value must not be modified dynamically because the values affects the FB divider clock frequency to the TDC of the DPLL. If the P1 divider must be changed, re-compute the DPLL FB divider values. Also, changing any PLL post-divider value requires a PLL soft-reset (or device soft-reset) to reset the divider for proper operation.